# Formal Verification of Hardware in the CIRCT Compiler

MSc. Thesis - Amelia Dobis (2nd October 2023 - 12th April 2024)

Advisors: Kevin Laeufer (UC Berkeley) & Prof. Zhendong Su (ETH Zürich)

### **Overview**

- 1)Background & Motivation
- 2) Creating a Formal Backend for CIRCT
- 3) Enabling the use of SVA Sequences
- 4)Conclusion





Background **CIRCT Frontends** Upstream frontends (selection) Input languages SV/VHDL Polygeist PyTorch Chisel Python Upstream MLIR SCF Affine Arith CF .fir Moore Scheduling LoopSchedule SSP Handshake FIRRTLParser PyCDE Calyx HWArith Pipeline Calyx native **FSM** FIRRTL **ESI** MSFT Moore MIR













Calyx native

Target Dialects, emitters, and targets.



# **Background**

**Example**: Chisel compilation flow

⇒ Show lower\_to\_hw demo

#### **Motivation**

- Lack of **verification support** in CIRCT.
- Chisel had access to some formal verification before, but it's now deprecated.
- Formal verification tools are lacking for high-level hardware designs.
- Powerful tools, such as SVA sequences, are required to encode complex specifications for verification.
- Modern Verification engineers should also have access to modern hardware verification tools.

#### Formal Backend for CIRCT

- Goal: Convert CIRCT's front-ends into a format that can be used to perform Bounded Model Checking.
- How:
  - Convert CIRCT's core dialects into a BTOR2 form.
  - Serialize into a .btor2 file and feed it into btormc
- <u>Difficulties:</u>
  - Btor2 circuits are encoded as state transition machines
  - o Btor2 format requires a particular handling of ports, assertions, and assumptions

# **Understanding Bounded Model Checking (BMC)**

<u>BMC</u>: Convert circuit into a **state-transition system**, where each state is a combinatorial unrolling of the circuit for a given set of values assigned to its registers.

<u>Verifying Combinatorial Circuits:</u> Core of BMC, convert circuit and assertion into an SMT formula.

**IF CORRECT: UNSAT** 

**ELSE:** SAT + Counterexample

# Demo: Verifying a real circuit through CIRCT

Let's see what a conversion of a combinatorial circuit would look through CIRCT down to btor 2.

⇒ Show lower\_to\_btor2 demo

## Future Work: Temporal Assertions in CIRCT

- Goal: Enable the use of temporal assertions using a structure taken from SystemVerilog Assertion (SVA) sequences.
- How:
  - Create new dialect (Sequences, or extend the recent LTL and Verif dialects) to support encoding SVA-style sequences in CIRCT front-ends.
  - Translate sequences into an automata format, interpretable as a formal transition system.
  - Incorporate formal transition system into Formal backend.
  - Export to SystemVerilog directly or SMTLib2 and BTOR2 using Formal Backend.



**Sequences Dialect in CIRCT** 



**Sequences Dialect in CIRCT** 

# **Existing Tools**

• <u>SPOT</u> is an existing tool for conversion from LTL to an automata format, which can be used for the sequence lowering to FSM.

Recent work on LTL and Verif dialects, which implement the base of what I was
thinking of for the first part of SVA. This could be greatly extended to implement
more complex LTL features and lower to our Formal backend.

#### What has been done so far

- 1. **BTOR2** conversion has been implemented as a lowering pass from the **hw** dialect.
  - a. This fully supports "all" operations for **combinatorial circuits** (only tested on firrtl).
  - b. Supports the use of formal **assume** and **assert** statements (preconditions and postconditions of the circuit).
  - c. Tested and works with **btormc**.
- Work is ongoing to support sequential circuits, but state-transition system conversion is still incomplete.

#### Conclusion

- The goal is to enable verification within CIRCT.
- This would allows for bounded model checking to be done on circuits implemented in any of CIRCT's front-ends (including Chisel).
- This project is taking place from October 2023 to April 2024.
- Feel free to email me (<a href="mailto:adobis@berkeley.edu">adobis@berkeley.edu</a>) if you want to learn more about this topic!

#### Resources

- Kevin Laeufer's Guest lecture on Formal Verification in Chisel:
  - https://github.com/agile-hw/lectures/blob/main/22-formal/lec22-formal.ipynb
  - Recording: https://www.youtube.com/watch?v=ssAbq5tdh8Y
- BTOR2 Format:
  - https://link.springer.com/chapter/10.1007/978-3-319-96145-3\_32
- CIRCT:
  - https://circt.llvm.org/docs/GettingStarted/

# **Any Questions?**